## Homework-2 Solutions - EHB322E

a) • Complex Gate Circuit

$$f = X_1 X_2 X_1 + X_1 \overline{X_2} X_3 + X_2 X_3 X_1 - f = f - f = X_1 \overline{K_1} \overline{X_1} + X_1 \overline{X_2} \overline{X_1} + X_2 \overline{X_1} \overline{X_1}$$

$$f = \overline{X_1 X_1 X_1} \cdot \overline{X_1 X_2} \cdot \overline{X_1 X_2} \overline{X_1} = (\overline{Y_1} + \overline{Y_2} + X_1) \cdot (\overline{X_1} + \overline{X_1} + \overline{X_2} \overline{X_1} + X_2 X_1)$$

$$f = (\overline{Y_1} + \overline{Y_2} \overline{X_3} + X_2 X_1 + \overline{X_3} X_1) \cdot (\overline{X_2} + \overline{X_3} + X_1)$$

$$f = (\overline{Y_1} + \overline{Y_2} \overline{X_3} + X_2 X_1 + \overline{X_3} X_1) \cdot (\overline{Y_2} + \overline{X_3} + X_1)$$

$$f = \overline{X_1} \overline{k_2} + \overline{X_1} \overline{X_3} + \overline{X_1} X_1 + \overline{X_2} \overline{X_3} + \overline{X_2} X_1 + \overline{X_3} X_1 - for Pull-Down network$$

$$= \overline{X_1} (\overline{K_1} + \overline{X_1} + \overline{X_1} + \overline{X_1} + \overline{X_2} + \overline{X_2} + \overline{X_1} + \overline{X_2} + \overline{X_1} + \overline{X_2} + \overline{X_1}$$

$$= \overline{X_1} (\overline{K_1} + \overline{X_1} + \overline{X_1} + \overline{X_1} + \overline{X_2} + \overline{X_2} + \overline{X_1} + \overline{X_2} + \overline{X_1}$$

$$= \overline{X_1} (\overline{K_1} + \overline{X_1} + \overline{X_1} + \overline{X_1} + \overline{X_2} + \overline{X_2} + \overline{X_1} + \overline{X_2} + \overline{X_1}$$

$$= \overline{X_1} (\overline{K_1} + \overline{X_1} + \overline{X_1} + \overline{X_1} + \overline{X_2} + \overline{X_1} + \overline{X_2} + \overline{X_1} + \overline{X_1}$$

$$\chi_{4}(\chi_{5}(\chi_{6})+\chi_{6}(\chi_{1}))+\chi_{5}(0))+\chi_{4}(\chi_{5}(\chi_{5}+\chi_{7})+\chi_{6}(\chi_{1}))+\chi_{5}(\chi_{6}(\chi_{1})+\chi_{6}(0)))$$
 $\chi_{4}(\chi_{5}(\chi_{6})+\chi_{6}(\chi_{1})+\chi_{6}(0))+\chi_{6}(\chi_{5})+\chi_{6}(\chi_{6})+\chi_{6}(\chi_{6})+\chi_{6}(\chi_{6}))+\chi_{6}(\chi_{6})+\chi_{6}(\chi_{6})+\chi_{6}(\chi_{6})+\chi_{6}(\chi_{6})+\chi_{6}(\chi_{6})+\chi_{6}(\chi_{6}))$ 



b) CMOS PTZ-> +PLHCWC) = 0.69. H. (Pn//Pp). Cout=0.69. H. (4.7.103/126.103)

Lit transmission

gates on H+L

and L-I paths

$$t_{phlcwc} = 0.69. h. 1677. 10.10^{-12} = 46.28 ns$$
 $t_{phlcwc} = 0.69. h. (Rn//Pp). Cout = 46.28 ns$